Part Number Hot Search : 
CAVA6BP PA2004C ABE0121 716Q6V BZX84 2645TT A1211 ER1003F
Product Description
Full Text Search
 

To Download WM8720 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 WM8720 24-bit, 96kHz Stereo DAC with Volume Control
Production Data, November 2000, Rev 3.0
DESCRIPTION
The WM8720 is a high performance stereo DAC designed for audio applications such as CD, DVD, home theatre systems, set top boxes and digital TV. The WM8720 supports data input word lengths from 16 to 24-bits and sampling rates up to 96kHz. The WM8720 consists of a serial interface port, digital interpolation filter, multi-bit sigma delta modulator and stereo DAC in a small 20-pin SSOP package. The WM8720 also includes a digitally controllable mute and attenuator function on each channel. The WM8720 supports a variety of connection schemes for audio DAC control. The SPI-compatible serial control port provides access to a wide range of features including onchip mute, attenuation and phase reversal. A hardware controllable interface is also available. The programmable data input port supports a variety of glueless interfaces to popular DSPs, audio decoders and S/PDIF and AES/EBU receivers.
FEATURES
* * * * * Performance: - 102dB SNR (`A' weighted @48kHz), - THD: -95dB @ 0dB FS 5V or 3.3V supply operation Sampling frequency: 8kHz to 96kHz Input data word: 16 to 24-bit Hardware or SPI compatible serial port control modes: - Hardware mode: system clock, reset, mute, de-emphasis - Serial control mode: mute, de-emphasis, digital attenuation (256 steps), zero mute, phase reversal, power down Compatible with PCM1720
*
APPLICATIONS
* * * * CD, DVD audio Home theatre systems Set top boxes Digital TV
BLOCK DIAGRAM
SCKI (2) ML/I2S MC/IWL MD/DM (4) (5) (6) PWDN RSTB MODE (1) (7) (18) MUTE (17)
256fs/384fs
WM8720
CONTROL INTERFACE (3) TEST (8) ZERO
BCKIN (14) LRCIN (16) DIN (15) SERIAL INTERFACE DIGITAL FILTERS
MUTE/ ATTEN
SIGMA DELTA MODULATOR
DAC
(9) VOUTR
MUTE/ ATTEN
SIGMA DELTA MODULATOR
DAC
(12) VOUTL
(20) (10) DGND AGND
(13) CAP
(11) (19) AVDD DVDD
WOLFSON MICROELECTRONICS LTD Lutton Court, Bernard Terrace, Edinburgh, EH8 9NX, UK Tel: +44 (0) 131 667 9386 Fax: +44 (0) 131 667 5176 Email: sales@wolfson.co.uk http://www.wolfson.co.uk
Production Data Datasheets contain final specifications current on publication date. Supply of products conforms to Wolfson Microelectronics' Terms and Conditions.
2000 Wolfson Microelectronics Ltd.
WM8720 PIN CONFIGURATION ORDERING INFORMATION
DEVICE PWDN SCKI TEST ML/I2S MC/IWL MD/DM RSTB ZERO VOUTR AGND 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 DGND DVDD MODE MUTE LRCIN DIN BCKIN CAP VOUTL AVDD WM8720EDS TEMP. RANGE -25 to +85oC
Production Data
PACKAGE 20-pin SSOP
PIN DESCRIPTION
PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Note: Digital input pins have Schmitt trigger input buffers. NAME PWDN SCKI TEST ML/I2S MC/IWL MD/DM RSTB ZERO VOUTR AGND AVDD VOUTL CAP BCKIN DIN LRCIN MUTE MODE DVDD DGND TYPE Digital input Digital input Digital output Digital input Digital input Digital input Digital input Digital output Analogue output Supply Supply Analogue output Analogue output Digital input Digital input Digital input Digital IO Digital input Supply Supply DESCRIPTION Powerdown control; low is ON, high is POWER OFF. Internal pull-down. System clock input (256 or 384fs). Reserved. Latch enable (software mode) or input format selection (hardware mode). Internal pull-up. Serial control data clock input (software mode) or input word length selection (hardware mode). Internal pull-up. Serial control data input (software mode) or de-emphasis selection (hardware mode). Internal pull-up. Reset input - active low. Internal pull-up. Infinite zero detect - active low. Open drain type output with active pull-down. Right channel DAC output. Analogue ground supply. Analogue positive supply. Left channel DAC output. Analogue internal reference. Audio data bit clock input. Serial audio data input. Sample rate clock input. Mute control pin, input or automute output. Low is not mute, high is mute, Z is automute. Mode select pin. Low is software mode, high is hardware control. Internal pull-down. Digital positive supply. Digital ground supply.
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
2
Production Data
WM8720
ABSOLUTE MAXIMUM RATINGS
Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified. ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device.
CONDITION Supply voltage Reference input Operating temperature range, TA Storage temperature Package body temperature (soldering, 10 seconds) Package body temperature (soldering, 2 minutes)
MIN -0.3V
o o
MAX +7V VDD + 0.3V
o
-25 C -65 C
+85 C +150 C +240 C +183 C
o o o
RECOMMENDED OPERATING CONDITIONS
PARAMETER Digital supply range Analogue supply range Ground Difference DGND to AGND Analogue supply current Digital supply current Analogue supply current Digital supply current Standby analogue current Standby digital current AVDD = 5V DVDD = 5V AVDD = 3.3V DVDD = 3.3V AVDD = 5V DVDD = 5V SYMBOL DVDD AVDD AGND, DGND -0.3 TEST CONDITIONS MIN -10% -10% TYP 3.3 to 5 3.3 to 5 0 0 17 6 16 3 1.7 30 +0.3 MAX +10% +10% UNIT V V V V mA mA mA mA mA A
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
3
WM8720 ELECTRICAL CHARACTERISTICS
Test Conditions AVDD, DVDD = 5V, AGND, DGND = 0V, TA = +25oC, fs = 48kHz, SCKI = 256fs unless otherwise stated. PARAMETER DAC Circuit Specifications SNR (Note 1) THD Dynamic range Passband Stopband Pass band ripple Out of band rejection Channel Separation Gain mismatch channel-to-channel Digital Logic Levels Input LOW level Input HIGH level Output LOW level Output HIGH level Analogue Output Levels Output level Into 10kohm, full scale 0dB, (5V supply) Into 10kohm, full scale 0dB, (3.3V supply) Minimum resistance load To midrail or AC coupled (5V supply) To midrail or AC coupled (3.3V supply) Maximum capacitance load Output DC level Reference Levels Potential divider resistance Voltage at CAP POR POR threshold 2.0 AVDD to CAP and CAP to AGND 90 AVDD/2 5V or 3.3V 1.1 0.72 1 1 100 AVDD/2 VIL VIH VOL VOH IOL = 2mA IOH = 2mA AVDD - 0.3V 2.0 0.8 0dB FS AVDD, DVDD = 5V AVDD, DVDD = 3.3V 0dB FS THD+N @ -60dB FS 0.25dB -3dB 0.491 0.25 -40 98 0.5 5 95 95 102 100 -96 102 -85 SYMBOL TEST CONDITIONS MIN TYP MAX
Production Data
UNIT dB dB dB dB fs fs dB dB dB %FSR
0.4535
V V
AVSS + 0.3V
VRMS VRMS kohms kohms pF V kohms
V
TERMINOLOGY
1. 2. Signal-to-noise ratio (dB) (SNR) is a measure of the difference in level between the full-scale output and the output with no signal applied. Dynamic range (dB) (DNR) is a measure of the difference between the highest and lowest portions of a signal. Normally a THD+N measurement at 60dB below full scale. The measured signal is then corrected by adding the 60dB to it. (eg THD+N @ -60dB= -32dB, DR= 92dB). THD+N (dB) is a ratio of the r.m.s. values, of (Noise + Distortion)/Signal. Stop band attenuation (dB) is the degree to which the frequency spectrum is attenuated (outside audio band). Channel Separation (dB) (also known as Cross-Talk) is a measure of the amount one channel is isolated from the other. Normally measured by sending a full-scale signal down one channel and measuring the other. Pass-Band Ripple - Any variation of the frequency response in the pass-band region.
3. 4. 5. 6.
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
4
Production Data
WM8720
LRCIN tBCH BCKIN tBCY DIN tDS tDH tBL tBCL tLB
Figure 1 Audio Data Input Timing
Test Conditions AVDD, DVDD = 5V, AGND, DGND = 0V, TA = +25oC, fs = 48kHz, SCKI = 256fs unless otherwise stated. PARAMETER BCKIN pulse cycle time BCKIN pulse width high BCKIN pulse width low BCKIN rising edge to LRCIN edge LRCIN rising edge to BCKIN rising edge DIN setup time DIN hold time SYMBOL tBCY tBCH tBCL tBL tLB tDS tDH TEST CONDITIONS MIN 100 40 40 20 20 20 20 TYP MAX UNIT ns ns ns ns ns ns ns Audio Data Input Timing Information
tSCKIL SCKI tSCKIH tSCKY
Figure 2 System Clock Timing Requirements Test Conditions AVDD, DVDD = 5V, AGND, DGND = 0V, TA = +25oC, fs = 48kHz, SCKI = 256fs unless otherwise stated. PARAMETER System Clock Timing Information System clock pulse width high System clock pulse width low System clock cycle time tSCKIH tSCKIL tSCKY 10 10 27 ns ns ns SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
5
WM8720
tMLS ML/12S tMCH MC/IWL tMCY MD/DM tMDS tMDH tMCL tMLL tMLH
Production Data
Figure 3 Program Register Input Timing
Test Conditions AVDD, DVDD = 5V, AGND, DGND = 0V, TA = +25oC, fs = 48kHz, SCKI = 256fs unless otherwise stated. PARAMETER MC/IWL pulse cycle time MC/IWL pulse width low MD/DM pulse width high MD/DM set-up time MC/IWL hold time ML/I2S pulse width low ML/I2S set-up time ML/I2S hold time Notes: 1. 2. Ratio of output level with 1kHz full scale input, to the output level with all zeros into the digital input, measured "A" weighted over a 20Hz to 20kHz bandwidth. All performance measurements done with 20kHz low pass filter. Failure to use such a filter will result in higher THD+N and lower SNR and Dynamic Range readings than are found in the Electrical Characteristics. The low pass filter removes out of band noise; although it is not audible it may affect dynamic specification values. SYMBOL tMCY tMCL tMCH tMDS tMDH tMLL tMLS tMLH TEST CONDITIONS MIN 100 40 40 20 20 20 20 20 TYP MAX UNIT ns ns ns ns ns ns ns ns Program Register Input Information
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
6
Production Data
WM8720
DEVICE DESCRIPTION
WM8720 is a complete stereo audio digital-to-analogue converter, including digital interpolation filter, multibit sigma delta with dither, switched capacitor multibit stereo DAC and output smoothing filters. Control of internal functionality of the device is by either hardware control (pin programmed) or software control (serial interface). The MODE pin selects between hardware and software control. In software control mode, an SPI type interface is used. This interface may be asynchronous to the audio data interface. Control data will be re-synchronized to the audio processing internally. The device is pin compatible with the PCM1720, but uses additional pins that are not used on that device to achieve greater user flexibility. Operation using system clock of 256fs or 384fs is provided. Selection between clock rates is being automatically controlled in hardware mode, or serial controlled when in software mode. Sample rates (fs) from less than 8ks/s to 96ks/s are allowed, provided the appropriate system clock is input. The data interface supports normal (Japanese right justified) and I2S (Philips left justified, one bit delayed) interface formats, in both `packed' and unpacked forms. When in hardware mode, the three serial interface pins become control pins to allow selection of input data format type (I2S or normal), input word length (16, 18, 20, or 24-bit) and de-emphasis function.
SYSTEM CLOCK
The system clock for WM8720 must be either 256fs or 384fs, where fs is the audio sampling frequency (LRCIN) typically 32kHz, 44.1kHz, 48 or 96kHz. The system clock is used to operate the digital filters and the noise shaping circuits. WM8720 has a system clock detection circuitry that automatically determines what the system clock frequency relative to the sampling rate is (to within 8 system clocks). If greater than 8 clocks error, then the interface shuts down the DAC and mutes the output. The system clock should be synchronised with LRCIN, but WM8720 is tolerant of phase differences or jitter on this clock. Severe distortion in the phase difference between LRCIN and the system clock will be detected, and cause the device to automatically resynchronise. If the externally applied LRCIN slips in phase by more than half the internal LRCIN period, which is derived from master clock, then the interface resynchronises. Such a case would, for example, occur if repeated LRCIN clocks were received with only 252 systems clocks per period. In this case the interface would resynchronise every 64 LRCIN periods. During resynchronisation, the device will either repeat the previous sample, or drop the next sample, depending on the nature of the phase slip. This will ensure no discernible "click " at the analogue outputs during resynchronisation. Table 1 shows the typical system clock frequency inputs for the WM8720. SAMPLING RATE (LRCIN) 32kHz 44.1kHz 48kHz 96kHz SYSTEM CLOCK FREQUENCY (MHZ) 256fs 384fs 8.192 11.2896 12.288 24.576 12.288 16.9340 18.432 36.864
Table 1 System Clock Frequencies Versus Sampling Rate
AUDIO DATA INTERFACE
The Serial Data interface to WM8720 is fully compatible with both normal (MSB first, right-justified) or I2S interfaces. Data may be `packed' (number of serial bit clocks per LRCIN period is exactly 2 times the number of data bits, i.e. normally 32 in 16-bit mode) or unpacked (more than 32 bit clocks per LRCIN period). The WM8720 will automatically detect 16-bit packed data being sent to the device in normal mode, and accept the data in this input format accordingly. I2S MODE 0 1 Table 2 Serial Interface Formats DESCRIPTION Normal format (MSB-first, right justified) I2S format (Philips serial data protocol )
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
7
WM8720
1/fs
Production Data
LEFT CHANNEL LRCIN
RIGHT CHANNEL
BCKIN
DIN
1 MSB
2
3
n-2 n-1 n LSB
1
2
3
n-2 n-1 n LSB
MSB
Figure 4 Normal Data Input Timing
1/fs
LEFT CHANNEL LRCIN
RIGHT CHANNEL
BCKIN
DIN
1 MSB
2
3
n-2 n-1 n LSB
1
2
3
n-2 n-1 n LSB
MSB
Figure 5 I2S Data Input Timing
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
8
Production Data
WM8720
MODES OF OPERATION
Control of the various modes of operation is either by software control over the serial interface, or by hard-wired pin control. Selection of software or hardware mode is via MODE pin. The following functions may be controlled either via the serial control interface or by hard wiring of the appropriate pins. FUNCTION OPTIONS Input audio data format Input word length Normal format I2S format 16 18 20 24 On Off On Off WM8720 on WM8720 off Lch/Rch = High/low Lch/Rch = Low/high Lch, Rch individually Lch, Rch common On Off Enabled Disabled See Table 11 for all options SOFTWARE CONTROL DEFAULT VALUE PIN 18: MODE = 0 I2S = 0 (default) I2S = 1 IW[1:0] = 00 (default) IW[1:0] = 11 IW[1:0] = 01 IW[1:0] = 10 DE = 1 DE = 0 (default) MU = 1 MU = 0 (default) Available from Pin 1: PWDN LRP = 0 (default) LRP = 1 ATC = 0; 0dB (default) ATC = 1 IZD = 1 IZD = 0 (default) OPE = 0 (default) OPE = 1 Default is PL[3:0] = 1001, stereo mode HARDWARE CONTROL BEHAVIOUR PIN 18: MODE = 1 Pin 4, 5: ML/ I2S, MC/IWL = 00 or 01 or 10 Pin 4, 5: ML/I2S, MC/IWL = 11 Pin 4, 5: ML/I2S, MC/IWL = 00 Pin 4, 5: ML/I2S, MC/IWL = 11 (I2S only) Pin 4, 5: ML/I2S, MC/IWL = 01 Pin 4, 5: ML/I2S, MC/IWL = 10 Pin 6: MD/DM = 1 Pin 6: MD/DM = 0 Pin 17: MUTE = 1 Pin 17: MUTE = 0 Pin 1: PWDN = 0 Pin 1: PWDN = 1 Not available in hardware mode, default value set Not available in hardware mode, default 0dB Automute function controlled from MUTE pin Low = not mute Z = automute enable High = muted Not available in hardware mode
De-emphasis selection
Mute
Power down control Input LRCIN polarity Volume control Infinite zero detect Operation enable (OPE)
DAC output control
Table 3 Control Function Summary
HARDWARE CONTROL MODES
When the MODE pin is held high the following hardware modes of operation are available.
MUTE AND AUTOMUTE OPERATION
In both hardware and software modes pin 17 (MUTE) controls selection of mute directly, and can be used to enable and disable the automute function, or as an output of the automuted signal.
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
9
WM8720
IZD (Register Bit) AUTOMUTED (Internal Signal) 10k MUTE PIN
Production Data
SOFTMUTE (Internal Signal)
MU (Register Bit)
Figure 6 Mute Circuit Operation The MUTE pin behaves as a bi-directional function, that is, as an input to select mute or NOT-mute, or as an output indication of automute operation. MUTE is active high; taking the pin high causes the filters to soft mute, ramping down the audio signal over a few milliseconds. Taking MUTE low again allows data into the filter. The automute function detects a series of zero value audio samples of 1024 samples long being applied to both left and right channels. After such an event, a latch is set whose output (automuted) is wire OR'ed through a 10kohm resistor to the MUTE pin. Thus if the MUTE pin is not being driven, the automute function will assert MUTE. If MUTE is tied low, automute is overridden and will not mute. If MUTE is driven from a source follower, or diode, then both mute and automute functions are available. If MUTE is not driven, automute appears as a weak output (10k source impedance) so can be used to drive external mute circuits. The automute signal is AND'ed with IZD, this qualified mute signal then being OR'ed into the SOFTMUTE control. Therefore, in software mode, automute operation may be controlled with IZD control bit.
I S INPUT FORMAT SELECTION AND IWL INPUT FORMAT SELECTION
In hardware mode, pins 4 and 5 become input controls for selection of input data format type, and input data word length, see Table 4. I2S mode is designed to support any word length provided enough bit clocks are sent. ML/I2S - PIN 4 0 0 1 1 MC/IWL - PIN 5 0 1 0 1 INPUT DATA MODE 16-bit normal 20-bit normal 24-bit normal I2S mode
2
Table 4 Control of Input Data Format Type and Input Data Word Length
DM DE-EMPHASIS
In hardware mode, pin 6 becomes an input control for selection of de-emphasis filtering to be applied. See Figure 8. DM DM Table 5 De-emphasis Control 0 1 De-emphasis off De-emphasis on
PWDN POWERDOWN CONTROL
In both hardware and software modes, this pin selects powerdown of the entire device when taken high. PWDN PWDN 0 1 Device powered up Device powered down
Table 6 Powerdown Control
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
10
Production Data
WM8720
The WM8720 can be controlled using a 3-wire serial interface. MD/DM (pin 6) is used for the program data, MC/IWL (pin 5) is used to clock in the program data and ML/I2S (pin 4) is use to latch in the program data. The 3-wire interface protocol is shown in Figure 7.
SOFTWARE CONTROL INTERFACE
ML/I2S
MC/IWL
MD/DM
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Figure 7 3-Wire Serial Interface
REGISTER MAP
WM8720 controls the special functions using 4 program registers, which are 16-bits long. These registers are all loaded through input pin MD/DM. After the 16 data bits are clocked in, ML/I2S/IWL is used to latch in the data to the appropriate register. Table 7 shows the complete mapping of the 4 registers. B15 M0 M1 M2 M3 -B14 B13 B12 B11 B10 A1 A1 A1 A1 B9 A0 A0 A0 A0 B8 LDL LDR PL3 IZD B7 AL7 AR7 PL2 SF1 B6 AL6 AR6 PL1 SF0 B5 AL5 AR5 PL0 B4 AL4 AR4 IW1 B3 AL3 AR3 IW0 B2 AL2 AR2 OPE ATC B1 AL1 AR1 DE LRP B0 AL0 AR0 MU I2S
Table 7 Mapping of Program Registers REGISTER NAME Register 0 (M0) A[1:0] = 00 Register 1 (M1) A[1:0] = 01 Register 2 (M2) A[1:0] = 10 BIT NAME AL[7:0] LDL AR[7:0] LDR MU DE OPE IW[1:0] PL[3:0] I2S LRP ATC SF[1:0] IZD DEFAULT 1111 1111 0 1111 1111 0 0 0 0 00 1001 0 0 0 00 0 DESCRIPTION DAC attenuation data for left channel Attenuation data load control for left channel DAC attenuation data for right channel Attenuation data load control for right channel Left and right DACs soft mute control De-emphasis control Left and right DACs operation control Input audio word resolution DAC output control Audio data format select Polarity of LRCIN (pin 7) select Attenuator control Sampling rate select Infinite zero detection circuit control and automute control
Register 3 (M3) A[1:0] = 11
Table 8 Internal Register Mapping
DAC OUTPUT ATTENUATION
Register 0 (A[1:0] = 00) is used to control left channel attenuation. Bits 0-7 (AL[7:0]) are used to determine the attenuation level Table 9. The level of attenuation is given by: Attenuation = [20.log10 (Attenuation_Data/256)] dB
................................................................................................... Eqn.
1
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
11
WM8720
AX[7:0] 00(hex) 01(hex) : : : Fe(hex) FF(hex) Table 9 Attenuation Control Levels ATTENUATION LEVEL - dB (mute) -48.16dB : : : -0.07dB 0dB
Production Data
Bit 8 in register 0 (LDL) is used to control the loading of attenuation data in AL[7:0]. When LDL is set to 0, attenuation data will be loaded into AL[7:0], but it will not affect the attenuation level until LDL is set to 1. LDR in register 1 has the same function for right channel attenuation. Register 1 (A[1:0] = 01) is used to control right channel attenuation in a similar manner. Bit 2 in register 3 (A1[1:0] = 11) is used to control the attenuator (ATC). When ATC is high, the attenuation data loaded in program register 0 is used for both the left and the right channels. When ATC is low, the attenuation data for each register is applied separately to left and right channels.
LEFT AND RIGHT DACS SOFT MUTE CONTROL
Soft mute is controlled by setting bit MU, register 2:bit 0. A high level on MU (MU = 1) will cause the output to be muted, the effect of which is to ramp the signal down in the digital domain so that there is no discernible click. This can be seen in Figure 6 Mute Circuit Operation.
DE-EMPHASIS CONTROL
Bit 1 (DE) in register 2 is used to control digital de-emphasis. A low level on bit 1 (DE = 0) disables de-emphasis whilst a high level enables de-emphasis (DE = 1). De-emphasis applied to the filters shapes the frequency response of the digital filter according to the input sample frequency.
LEFT AND RIGHT DACS OPERATION CONTROL
Bit 2 (OPE) in register 2 is used for operation control. With OPE = 0 (default) the device functions normally. With OPE = 1 the device is disabled and the outputs are held at midrail. Current consumption of the digital section is minimized, but analogue sections remain active in order to preserve DC levels.
INPUT AUDIO WORD RESOLUTION
WM8720 allows maximum flexibility over the control of the audio data interface, allowing selection of format type, word length, and sample rates. Bits 3 and 4 of register 2 (IW[1:0]) are used to determine the input word resolution. WM8720 supports 16-bit, 18-bit, 20-bit and 24-bit formats as described in Table 10. BIT 4 (IW1) 0 0 1 1 Table 10 Input Data Resolution BIT 3 (IW0) 0 1 0 1 INPUT RESOLUTION 16-bit data word 20-bit data word 24-bit data word 18-bit data word
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
12
Production Data
WM8720
DAC OUTPUT CONTROL
Bits 5, 6, 7 and 8 (PL[3:0]) of register 2 are used to control the output format as shown in Table 11. PL3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 PL2 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 PL1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 PL0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 LEFT OUTPUT MUTE L R (L + R)/2 MUTE L R (L + R)/2 MUTE L R (L + R)/2 MUTE L R (L + R)/2 RIGHT OUTPUT MUTE MUTE MUTE MUTE L L L L R R R R (L + R)/2 (L + R)/2 (L + R)/2 (L + R)/2 Mono mode Stereo mode Reverse channels NOTE Mute both channels
Table 11 Programmable DAC Output Format
SERIAL PROTOCOL
Bits 0 (I2S) and 1 (LRP) of register 3 are used to control the input data format completely. A low on bit 0 (I2S = 0) sets the format to Normal (MSB-first, right justified Japanese format), whilst a high (I2S = 1) sets the format to I2S (Philips serial data protocol).
POLARITY OF LRCIN SELECT
Bit 1 (LRP) of register 3 is used to control the polarity of LRCIN (sample rate clock). When bit 1 is low (LRP = 0), left channel data is assumed when LRCIN is in a high phase and right channel data is assumed when LRCIN is in a low phase. When bit 1 is high (LRP = 1), the polarity assumption is reversed.
INTERFACE CLOCKS AND SAMPLING RATES
Bits 6 (SF0) and 7 (SF1) of register 3 are used to control the sampling frequency, as shown in Table 12. SF0 0 0 1 1 SF1 0 1 0 1 SAMPLING FREQUENCY 44.1 kHz group 48 kHz group 32 kHz group Reserved 22.05 / 44.1 / 88.2 kHz 24 / 48 / 96 kHz 16 / 32 / 64 kHz Not defined
Table 12 Sampling Frequencies
INFINITE ZERO DETECTION
Bit 8 (IZD) in register 3 controls operation of the automute function. If IZD (Infinite Zero Detect) is high, 1024 consecutive zero audio samples will force the output to zero. See Figure 6. Note that the control of pin MUTE also affects automute operation. To turn off automute, pin MUTE must be held low as well as IZD being low (default).
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
13
WM8720 RECOMMENDED EXTERNAL COMPONENTS
Production Data
DVDD 19 + C1 C2 20 DGND C5 + C6 + DGND AGND 11 DVDD AVDD 10
AVDD + C3 C4
AGND
4
ML/I2S MC/IWL MD/DM RSTB
VOUTR
9
Software I/F or Hardware Control Pins
5 6 7
VOUTL
12
AC-Coupled Output to External LPF
AVDD
18
MODE ZERO 8
R1
1
PWDN TEST 3
17
MUTE CAP 13 + C7 C8
2 14
SCKI BCKIN DIN LRCIN
Audio Serial Data I/F
15 16
AGND
NOTES:
1. AGND and DGND should be connected as close to the WM8720 as possible. 2. C2, C3 and C7 should be positioned as close to the WM8720 as possible. 3. Capacitor types should be carefully chosen. Capacitors with very low ESR are recommended for optimum performance.
Figure 8 External Components Diagram
RECOMMENDED EXTERNAL COMPONENTS VALUES
COMPONENT REFERENCE C1 and C4 C2 and C3 C5 and C6 C7 C8 R1 10F 0.1F 10F 10k Resistor to AVDD for open drain output operation. SUGGESTED VALUE DESCRIPTION 10F 0.1F Output AC coupling caps to remove midrail DC level from outputs. Reference de-coupling capacitors for CAP pin.
Table 13 External Components Description
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
14
Production Data
WM8720
PACKAGE DIMENSIONS
DS: 20 PIN SSOP (7.2 x 5.3 x 1.75 mm) DM0015.A
b
20
e
11
E1
E
GAUGE PLANE 1 10
D 0.25 c A A2 A1 -C0.10 C
SEATING PLANE
L
Symbols A A1 A2 b c D e E E1 L REF: MIN ----0.05 1.65 0.22 0.09 6.90 7.40 5.00 0.55 0o
Dimensions (mm) NOM --------1.75 --------7.20 0.65 BSC 7.80 5.30 0.75 4o JEDEC.95, MO-150
MAX 2.0 ----1.85 0.38 0.25 7.50 8.20 5.60 0.95 8o
NOTES: A. ALL LINEAR DIMENSIONS ARE IN MILLIMETERS. B. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. C. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSION, NOT TO EXCEED 0.20MM. D. MEETS JEDEC.95 MO-150, VARIATION = AE. REFER TO THIS SPECIFICATION FOR FURTHER DETAILS.
WOLFSON MICROELECTRONICS LTD
PD Rev 3.0 November 2000
15


▲Up To Search▲   

 
Price & Availability of WM8720

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X